# Unit V Synchronous Counters

by

Dr. Krishan Arora
Associate Professor and Head
Lovely Professional University

### Lock Out condition in Synchronous Counters

- Sometimes a counter may find itself in some unused states.
- It happens when the next state of some unused state is again some unused one and if by chance the counter happens to find itself in some unused state and never arrives at in used state then this condition is called "Lock Out".

#### Solution:

An **additional circuit** is required to ensure that "lock out" does not occur. The counter should be designed using the next state to be initial state from the unused state.

### EXAMPLE : Synchronous Counter Design Problem:

Design a MOD-5, 3-bit synchronous counter to count in the following sequence: 2, 3, 5, 1, 7. The counter must be self-starting with the count states of 0, 4, and 6 leading directly to

#### Solution

- Follow these procedures:
- 1. Create a state transition diagram.
- 2. Create a counter excitation table by listing the present state and next state sequence.
- 3. Expand the table by adding the J and K input states for each flip
- 4. Determine the logic functions for the J and K inputs as a function of the present states.
- 5. Analyze the counter to verify the design.
- 6. Construct and test the counter

 The state transition diagram for the counter is shown in Figure



#### J-K Excitation Table

| Present State  | Next State | Inp | outs | Condition        |  |
|----------------|------------|-----|------|------------------|--|
| Q <sub>N</sub> | $Q_N$      | J   | K    | Condition        |  |
| 0              | 0          | 0   | X    | No Change, Reset |  |
| 0              | 1          | 1   | X    | Toggle, Set      |  |
| 1              | 0          | X   | 1    | Toggle, Reset    |  |
| 1              | 1          | X   | 0    | No Change, Set   |  |

#### Present State-Next State Table

| Present State |       |       | Next State |       |       |
|---------------|-------|-------|------------|-------|-------|
| $Q_{C}$       | $Q_B$ | $Q_A$ | $Q_{C}$    | $Q_B$ | $Q_A$ |
| 0             | 0     | 0     | 0          | 1     | 0     |
| 1             | 0     | 0     | 0          | 1     | 0     |
| 1             | 1     | 0     | 0          | 1     | 0     |
| 0             | 1     | 0     | 0          | 1     | 1     |
| 0             | 1     | 1     | 1          | 0     | 1     |
| 1             | 0     | 1     | 0          | 0     | 1     |
| 0             | 0     | 1     | 1          | 1     | 1     |
| 1             | 1     | 1_    | 0          | 1     | 0     |

#### **Counter Excitation Table**

| Pre     | esent St | ate   | Ne | ext State | е     |                |    | Preser  | nt Input       |       |                |
|---------|----------|-------|----|-----------|-------|----------------|----|---------|----------------|-------|----------------|
| $Q_{C}$ | $Q_{B}$  | $Q_A$ | Qc | $Q_B$     | $Q_A$ | J <sub>C</sub> | Kc | $J_{B}$ | K <sub>B</sub> | $J_A$ | K <sub>A</sub> |
| 0       | 0        | 0     | 0  | 1         | 0     | 0              | Χ  | 1       | Χ              | 0     | Χ              |
| 1       | 0        | 0     | 0  | 1         | 0     | Χ              | 1  | 1       | Χ              | 0     | X              |
| 1       | 1        | 0     | 0  | 1         | 0     | X              | 1  | Χ       | 0              | 0     | X              |
| 0       | 1        | 0     | 0  | 1         | 1     | 0              | Χ  | Χ       | 0              | 1     | X              |
| 0       | 1        | 1     | 1  | 0         | 1     | 1              | Χ  | Χ       | 1              | X     | 0              |
| 1       | 0        | 1     | 0  | 0         | 1     | X              | 1  | 0       | X              | Χ     | 0              |
| 0       | 0        | 1     | 1  | 1         | 1     | 1              | Χ  | 1       | Χ              | Χ     | 0              |
| 1       | 1        | 1     | 0  | 1         | 0     | Χ              | 1  | Χ       | 0              | X     | 1              |

 The above Table do not follow counting order, so be careful when filling in the K-maps. The K-maps and resulting logic functions for the J and K inputs are shown in Figure

#### K-maps

| Q <sub>C</sub> Q <sub>B</sub> | 0 | 1 |
|-------------------------------|---|---|
| 0 0                           | 0 | 1 |
| 0 1                           | ō | 1 |
| 1 1                           | x | x |
| 1 0                           | × | X |

$$J_C = Q_A$$

 $K_C = 1$  by inspection of table

(a)

| Q <sub>A</sub><br>Q <sub>C</sub> Q <sub>B</sub> | 0 | 1 | Q <sub>C</sub> Q <sub>B</sub> | 0 | 1 |
|-------------------------------------------------|---|---|-------------------------------|---|---|
| 0 0                                             |   | 1 | 0 0                           | x | x |
| 0 1                                             | x | x | 0 1                           | 0 | 1 |
| 1 1                                             | x | x | 1 1                           | 0 | 0 |
| 1 0                                             | 1 | 0 | 1 0                           | x | x |

$$J_B = \overline{Q_C Q_A}$$

$$K_B = \overline{Q_C}Q_A$$

| Qc | Q <sub>A</sub><br>Q <sub>B</sub> | Ò   | 1   |
|----|----------------------------------|-----|-----|
| 0  | 0                                | 0 0 | х,  |
| 0  | 1                                | 1 2 | x   |
| 1  | 1                                | 0 6 | X   |
| 1  | 0                                | 0 4 | X 5 |

| /       | Q <sub>A</sub> | 0  | 1   |
|---------|----------------|----|-----|
| Qc<br>0 | QB<br>0        | x  | 0   |
| 0       | 1              | х  | 0   |
| 1       | 1              | (x | 1)  |
| 1       | 0              | х  | 0 - |

$$J_A = \overline{Q_C}Q_B$$

$$K_A = Q_C Q_B$$

(c)

#### Synchronous Counter



## **Synchronous Counter with Random Sequence**

 Example: Design a counter with a sequence 4,7,3,0,2,4,...... Using JK FlipFlop?

### Synchronous Counter with Random Sequence



#### **QUICK QUIZ (POLL)**

The counter with sequence 0,3,1,7,4, can be designed with

- a) Three bit ripple counter
- b) Two bit synchronous counter
- c) Three bit synchronous counter
- d) All of the above

#### Practice Example

- Design a MOD-5, 3-bit synchronous counter to count in the following sequence: 2, 3, 5, 1, 7.
   To modify the design and minimize the additional gates required for the J and K inputs, route the unused states to their next natural count state.
- In other words, route 0 to 1, 4 to 5, and 6 to 7.